# Analog Integrated System Design – Cadence Tools

Lab 08 (Final-Project)
SAR ADC

### PART 1: Verilog-A Behavioural Models

<u>Create appropriate testbenches to verify the operation of the Verilog-A models. Report transient simulation results showing proper operation of each block.</u>



#### Inverter:



### NAND:



### SAH:



### SR:



### NOR:



### COMP:



PART 2: SAR Logic

Create the schematic of SAR logic as shown below



<u>Create a testbench to verify SAR logic operation. Set FCLK = (NBIT + 2) \* FS, where NBIT = 8 and FS = 1MHz.</u>



# Report transient simulation results for the ring counter output, the code register output, and the EOC signal for the following cases:

### a. CMP is all zeros



note that at the end of conversion all outputs are to zero because the compare is zero

the above photo is exactly the same as the table required to fill as it shows the value of each DW signal in each clock

### Support your explanation by filling the state table below.

| CLK     | DW7 | DW6 | DW5 | DW4 | DW3 | DW2 | DW1 | DW0 | СМР |
|---------|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 1)Reset | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | -   |
| 2       | 1   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | B7  |
| 3       | 0   | 1   | 0   | 0   | 0   | 0   | 0   | 0   | B6  |
| 4       | 0   | 0   | 1   | 0   | 0   | 0   | 0   | 0   | B5  |
| 5       | 0   | 0   | 0   | 1   | 0   | 0   | 0   | 0   | B4  |
| 6       | 0   | 0   | 0   | 0   | 1   | 0   | 0   | 0   | В3  |
| 7       | 0   | 0   | 0   | 0   | 0   | 1   | 0   | 0   | B2  |
| 8       | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 0   | B1  |
| 9       | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | В0  |
| 10      | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | -   |



Notice that QCNT is independent on the input.

### b. CMP is all ones





| CLK     | DW7 | DW6 | DW5 | DW4 | DW3 | DW2 | DW1 | DW0 | СМР |
|---------|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 1)Reset | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | -   |
| 2       | 1   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | В7  |
| 3       | 1   | 1   | 0   | 0   | 0   | 0   | 0   | 0   | В6  |
| 4       | 1   | 1   | 1   | 0   | 0   | 0   | 0   | 0   | B5  |
| 5       | 1   | 1   | 1   | 1   | 0   | 0   | 0   | 0   | B4  |
| 6       | 1   | 1   | 1   | 1   | 1   | 0   | 0   | 0   | В3  |
| 7       | 1   | 1   | 1   | 1   | 1   | 1   | 0   | 0   | B2  |
| 8       | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 0   | B1  |
| 9       | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | ВО  |
| 10      | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | -   |

### c. CMP is alternating ones and zero



| CLK     | DW7 | DW6 | DW5 | DW4 | DW3 | DW2 | DW1 | DW0 | СМР |
|---------|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 1)Reset | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | -   |
| 2       | 1   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | B7  |
| 3       | 1   | 1   | 0   | 0   | 0   | 0   | 0   | 0   | В6  |
| 4       | 1   | 0   | 1   | 0   | 0   | 0   | 0   | 0   | B5  |
| 5       | 1   | 0   | 1   | 1   | 0   | 0   | 0   | 0   | B4  |
| 6       | 1   | 0   | 1   | 0   | 1   | 0   | 0   | 0   | В3  |
| 7       | 1   | 0   | 1   | 0   | 1   | 1   | 0   | 0   | B2  |
| 8       | 1   | 0   | 1   | 0   | 1   | 0   | 1   | 0   | B1  |
| 9       | 1   | 0   | 1   | 0   | 1   | 0   | 1   | 1   | В0  |
| 10      | 1   | 0   | 1   | 0   | 1   | 0   | 1   | 0   | -   |



## Briefly explain in your own words how does this design work and how does it implement the successive approximation algorithm

We used a sample and hold circuit to capture the input voltage of the ADC and hold it as long as needed , The input voltage then compared to the DAC output if te voltages is equal then the counter value corresponds the analog input voltage if not , the counter (connected to the DAC input ) value is changed and compared again and so on , the SAR algorithm is just like the binary search algorithm as the initial value of the counter is half the range of the ADC and the value is changed by half the weight each bit added or removed

### PART 3: SAR ADC Testbench

**Transmission gate schematic.** 





### **Capacitive DAC schematic.**



### SAR ADC schematic.



### SAR ADC testbench.



### **PART 4: DC Functional Test**

The values which I simulated with:



#### Run transient simulation for three cases of VIN:

#### a. VIN = VREFN → output will be all zeros



Notice that the output at the end of conversion is all zeros as expected

#### Report the waveforms of VIN and VSAR overlaid



### b. VIN = VREFN + (128+32+8+2+0.5)\*VLSB → output will be alternating zeros and ones



Notice how the output at the end of conversion is alternating between 1 and 0 as expected

Report the waveforms of VIN and VSAR overlaid



### Report the waveforms of SMPL, CLK, CMP, and EOC



c. VIN = VREFP → output will be all ones



Notice that the output at the end of conversion is all ones as expected

### Report the waveforms of VIN and VSAR overlaid



### **PART 5: Sine Wave Test**

The values I used for this simulation:



#### Plot transient waveforms of VIN and VOUT



This is what the lab manual required

But here is another version where I put a dc voltage of 1 volt to the input sine wave

### Plot transient waveforms of VIN and VOUT



### Plot the FFT of the VOUT to measure the ENOB and other performance parameters.



Here are the spectrum performance parameters.



### PART 6: Fully-Differential SAR ADC

### Create a new schematic for fully-differential SAR ADC



### Create a new schematic for fully-differential SAR ADC testbench



### Plot transient waveforms of VIN and VOUT.



### Plot the FFT of the VOUT to measure the ENOB and other performance parameters.



Here are the spectrum performance parameters.



notice that the differential architecture gave better ENOB, THD.